15CS34 | USN | | | | | | | | | | | 1 | |------|----------|-----------|--------|-------------|--------------|-----------------------|----------------|-----------------|----------|------------|----------------------| | | Th | ird Se | emeste | r B.E<br>Co | . Deg<br>mpu | ree E<br><b>ter (</b> | xamin<br>Orgar | ation,<br>izati | Dec.2 | 023/Ja<br> | n.2024 | | Time | e: 3 hrs | Answer | anv FI | VE full | questic | ons, ch | oosing 0 | NE full | question | | Iax. Mar<br>ach modi | | | Tioter. | 1105// 0. | | | • | 1,400 | fule_1 | | A | . P | | Important Note: 1. On completing your answers, compulsorily draw diagonal cross lines on the remaining blank pages. 2. Any revealing of identification, appeal to evaluator and /or equations written eg, 42+8 = 50, will be treated as malpractice. | | | Computer Organization | | |-----|-------|-------------------------------------------------------------------------------------------------------------------|-------------| | Tim | ie: 3 | hrs. Max. Mar | | | | NI. | ote: Answer any FIVE full questions, choosing ONE full question from each modu | ile. | | | 14 | | | | | | Module-1 | DO Marko) | | 1 | a. | | 08 Marks) | | | b. | What is performance measurement? Explain the overall SPEC rating for the comp | outer in a | | | | program suite. | 08 Marks) | | | | OR | | | | | | 08 Marks) | | 2 | a. | Explain index addressing mode with an example program. | 08 Marks) | | | b. | Interpret the subroutine stack Frame with example. | , | | | | Module-2 | | | 3 | a. | Explain interrupt and interrupt hardware state steps in enabling and disabling interru | ipts. | | 3 | a. | | UO Maiks) | | | b. | Illustrate a program that reads one line from keyboard, stores it in memory bu | iffer, and | | | | echoes it back to the display in an I/O interface. | 08 Marks) | | | | OR | | | | | | 08 Marks) | | 4 | a. | Evnlain I IVI A Transfer with ous atolication. | 08 Marks) | | | b. | With a neat diagram, explain general 8-bit parallel interface circuits. | , | | | | Module-3 | | | 5 | a. | Evaluation the Organization of the All memory emp. | (08 Marks) | | 3 | b. | State and explain the types of read only memory and memory hierarchy. | (08 Marks) | | | υ. | | | | | | OR Continue of the discourse | (08 Marks) | | 6 | a. | | | | | b. | Calculate the average access time experienced by a processor, if a cache hit rate is | (08 Marks) | | | | penalty is 0.015 milliseconds and cache access time is 10 micro seconds. | (UO Marks) | | | | Module-4 | | | _ | | D. C. the addition and subtraction of signed numbers: | | | 7 | a. | | (08 Marks) | | | 1 | i) + 4 and -6 ii) -5 and -2 iii) + 7 and -3 iv) + 2 and +3. Design and explain the 4-bit carry look ahead adder. | (08 Marks) | | | ь. | | | | | | OR | (00 N/L L ) | | 8 | a. | Explain Booth algorithm. perform (+15) \(\circ\) (-0) using Booth algorithm. | (08 Marks) | | | b. | · · · · · · · · · · · · · · · · · · · | (08 Marks) | | | | Module-5 | | | | | With a neat diagram, explain single-bus organization of computer and fu | ndamental | | 9 | a. | | (08 Marks) | | | | concepts. | (08 Marks) | | | b. | | , | | | | OR | | | 10 | a. | Compare and contrast the following: | | | 10 | a. | '\ II-wi wired control ii) Micro-programmed control. | (08 Marks) | | | h | The stage nipeline with its instruction execution | steps and | | | b | hardware organization. | (08 Marks) | | | | Hardware organization. | | \* \* \* \* \*